ISSN 0253-2778

CN 34-1054/N

Open AccessOpen Access JUSTC Research Articles

An in-place FFT algorithm for high data parallelism architecture

Cite this:
https://doi.org/10.3969/j.issn.0253-2778.2015.07.012
  • Publish Date: 30 July 2015
  • The on-chip memory in DSP is small, and applications for DSP are often data-intensive, which requires that space complexity as well as time complexity must be considered when algorithms are designed. So a in-place bit reverse algorithm was proposed. Then, to take advantage of memory bandwidth offered by DSP, an effective in-place FFT algorithm with part bit reverse was designed and implemented on BWDSP. Experiment result shows that, compared with the out-of-place FFT algorithm, its space complexity is significantly reduced,while the loss of time efficiency for the proposed in-place FFT algorithm is acceptable.
    The on-chip memory in DSP is small, and applications for DSP are often data-intensive, which requires that space complexity as well as time complexity must be considered when algorithms are designed. So a in-place bit reverse algorithm was proposed. Then, to take advantage of memory bandwidth offered by DSP, an effective in-place FFT algorithm with part bit reverse was designed and implemented on BWDSP. Experiment result shows that, compared with the out-of-place FFT algorithm, its space complexity is significantly reduced,while the loss of time efficiency for the proposed in-place FFT algorithm is acceptable.
  • loading
  • 加载中

Catalog

    Article Metrics

    Article views (8) PDF downloads(72)
    Proportional views

    /

    DownLoad:  Full-Size Img  PowerPoint
    Return
    Return